$GTCH As Integrated Circuits (IC) technology advances, manufacturing and complexity are constantly growing. Microchips are being scaled down to meet the never-ending increasing demand for more functionalities, lower power consumption, higher performance and lower cost, creating major design and manufacturing challenges. Especially with deep nanometer chips, manufacturing is facing massive challenges in terms of silicon manufacturability, and yield efficiency. Power-Performance-Area (PPA), performance and design power constraints are making turnaround schedules for manufacturers difficult to achieve. GBT commenced a research and development efforts to introduce an analytical system and method to address yield considerations to help produce IC designs with the goal of providing more yield efficient. The EDA R&D efforts will be concentrating on DFM rules analysis, physical layout geometrical rules (DRC) and nanometer silicon modeling. The planned solution will be a real-time, interactive guiding system with the goal of enabling DFM advice/auto-correction early during the microchip’s design stage. GBT already started to address a key dependency between manufacturing and IC design; the Design Rule Check (DRC) aspect. IC DRC rules are geometrical design constraints, imposed by the manufacturing process. These constraints are enforced due to manufacturing process limitations and typically required long design time to achieve compliance. The new approach will target to embed DFM manufacturing rules along with geometrical rules check (DRC) to advise designers with the goal of making their IC design more compatible for manufacturing. The goal is to increase silicon yield, obeying to power and performance constraints, through early adherence of DFM rules, rather than complying only with DRC rules.
https://www.wsj.com/articles/gbt-seeking-to-d...39?tesla=y
Consider all my posts my opinion and not advice to buy or sell anything. I post on stocks I own or am considering owning. Do your own DD!